



# Short Term Course On Understanding Fundamental tradeoffs in Computer Design and organization (21<sup>st</sup> Nov 2016 to 25<sup>th</sup> Nov 2016)

### **Overview:**

In this course detailed discussion on need of computer system design and organization and its performance is to be carried out. Introduction to computer organization, evaluating performance of computer systems, instruction set design, computer arithmetic, processor design; data path and control, pipe lining, memory organization, interfacing processors and peripherals is also covered.

## **Objectives:**

The primary objectives of the course are:

1) Learn computer system needs, multiple different organizations and system performance tradeoffs

2) Design, architect, and understand the impact of an instruction set

3) Design/implement arithmetic logic units, data path, and control and understand tradeoffs

4) Learn memory hierarchy, cache, main memory, and storage, performance impact and tradeoffs in design

| Modules                 | <ol> <li>Machine Organization and Computing Arit</li> <li>Instruction Set Design and Tradeoffs</li> <li>Building Blocks Design</li> <li>Pipeline and Control Design, Tradeoffs</li> <li>Memory Hierarchy - Cost/Performance Tradeoffs</li> </ol>                                                                                            | : Nov 22<br>: Nov 23<br>: Nov 24                                                        |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| You Should<br>Attend if | <ul> <li>You are executives, engineers and/or researchers in industry and/or R&amp;D labs.</li> <li>You are a B.E./B. Tech./MTech/Ph.D. student or a faculty from an academic institutions and/or technical institution and like analytical approach</li> <li>Number of the participants for the course is limited to fifty only</li> </ul> |                                                                                         |
| Fees                    | The participation fee (nonrefundable) per per<br>Industry / Research Organization<br>Academic Institution Faculty<br>Students and Host Institute Faculty<br>** Notes:<br>No TA/DA will be provided to participants.<br>No Accommodation is provided.                                                                                        | erson (include high-tea and Lunch) are:<br>: INR 5000/-<br>: INR 2000/-<br>: INR 1000/- |

## The Expert Faculty

Dr. Arun K. Somani is currently serving as Associate Dean for Research for College of Engineering (2013-Contd.) and Anson Marston Distinguished Professor (2007-Contd.) at Iowa State University, Ames, IA, USA.



Dr. Somani earned his M.S.E.E. and Ph.D. degrees in electrical engineering from the McGill University, Montreal, Canada, in 1983 and 1985, respectively. He also worked as Scientific Officer, Department of Electronics, Govt. of India, New Delhi during (1974-82), a faculty member at the University of Washington, Seattle, WA (1985-97), Chair of the Department of Electrical and Computer Engineering at Iowa State University (2003-2010), Ram Rajindra Malhotra Professor (2010-11), Indian Institute of Technology, Delhi, and the Chair of the HPC steering committee to develop a sustainable model to support high-performance computing (HPC) infrastructure, during 2012-2015.

Professor Somani's research interests are in the areas of dependable and high performance system design and architecture, wavelength-division multiplexing-based optical networking, and imagebased navigation techniques in GPS denied environment.

Professor Somani designed and built a scalable multi-computer architecture termed Proteus, for U.S. Coastal Navy in 1990-92. This design was implemented for the Navy by Applied Physics Laboratory at the University of Washington, Seattle. The innovation in hierarchical design was realized using only two modules, a cluster of processors, and a specialized network board. Such designs are very common in today's chip multiprocessors, as well as today's clusters. Proteus was optimized for large granularity computing tasks for scientific and computer vision applications.

Professor Somani has received several accolades for his technical, research, and leadership contributions. He is a Fellow of IEEE, a Fellow of AAAS, and a Distinguished Engineer of ACM.

## Course Coordinator

Prof. D. A. Parikh is an associate Professor in the Department of Computer Engineering at L. D. College of Engineering. His research areas includes computer network, wireless networking, and software engineering.

Short Term Course On Understanding Fundamental tradeoffs in Computer Design and organization 21<sup>st</sup> to 25<sup>th</sup> NOVEMBER, 2016 at L D College Of Engineering Ahmedabad



Patron Dr. G P Vadodariya Principal L D College Of Engineering

#### **Course Coordinator**

Prof. D. A. Parikh Associate Professor Department Of Computer Engineering L D College Of Engineering, Ahmedabad Phone : +91-9426310994 Email : <u>daparikh@ldce.ac.in</u>

#### **Course Co-coordinator**

Prof. H. B. Jethava Associate Professor Department Of Computer Engineering L D College Of Engineering, Ahmedabad Phone : +91-9998816300 Email : <u>hbjethva@ldce.ac.in</u> **Registration (offline)** 

Download Registration form and Submit with DD in favor of "Principal, L D College of Engineering, Ahmedabad"

#### **Contact Information**

Phone : +91-9998816300 Email : hbjethva@ldce.ac.in

#### **Registration Form**





#### Short Term Course on

## Understanding Fundamental tradeoffs in Computer Design and organization

21<sup>st</sup> November- 25<sup>th</sup> November, 2016

|                                              | 1. Name:                                        |                          |  |  |
|----------------------------------------------|-------------------------------------------------|--------------------------|--|--|
|                                              | 2. Qualification:                               |                          |  |  |
|                                              | 3. Designation :                                |                          |  |  |
|                                              | 4. Institute:<br>5. Address:                    |                          |  |  |
| 6. Mobile no:                                |                                                 |                          |  |  |
|                                              | 7. E-mail Address:                              |                          |  |  |
| 8.Demand draft -Fee Details                  |                                                 |                          |  |  |
|                                              | Date : DD No                                    | Fee Rs                   |  |  |
| Bank and branch name:                        |                                                 |                          |  |  |
|                                              |                                                 |                          |  |  |
|                                              | Date:                                           | Signature of Applicant   |  |  |
|                                              |                                                 |                          |  |  |
|                                              |                                                 | Signature of             |  |  |
|                                              | Place: spo                                      | nsoring authority & Seal |  |  |
|                                              |                                                 |                          |  |  |
| Important Dates                              |                                                 |                          |  |  |
| Last date for Registration <b>20/10/2016</b> |                                                 |                          |  |  |
|                                              | Declaration of the<br>Short-listed participants | 02/11/2016               |  |  |
|                                              | onort-instea participalits                      | V2/11/2010               |  |  |
|                                              | Course Date                                     | 21/11/2016 to 25/11/2016 |  |  |

#### Fee:

The participation fee (nonrefundable) per person is

Industry / Research Organization :Rs.5000/-Academic Institution Faculty : Rs. 2000/-Students and Host Institute Faculty : 1000/-

#### No TA/DA will be provided to participants. No Accommodation is provided.

Interested participants are requested to download Registration form from college website ldce.ac.in and Submit with DD in "Principal, L D College of favor of Engineering, Ahmedabad". It should reach us on or before 20<sup>th</sup> Oct 2016. Participant should send Hardcopy and dully filled scanned copy of the registration form and scaned copy of DD to hbjethva@ldce.ac.in with subject line as "GIAN-STC". Apply early as soon as possible before the last date of the registration, because only 50 seats are available. Selection will be based on first come first serve basis.

#### Venue :

Upnishad Hall Computer Department L D College of Engineering Navaranpura Ahmedabad-380015.

Please send the Hard copy and scanned copy of completed application with DD to:

Prof. H. B. Jethva

Phone : +91-9998816300 Phone: +91-79-26306752, 26300735 Ext. 1236, 1234 Email : <u>hbjethva@ldce.ac.in</u> Computer Department

L D College of Engineering Navaranpura Ahmedabad-380015